VSDOpen 2020 IP Design Track

IP Design Track 3

On-chip Clock multiplier (pll) (Fclkin – 5MHz to 12Mhz, Fclkout – 40MHz to 100MHz at 1.8v

Paras Gidd, Manipal Institute of Technology, Manipal, Mangalore